## Mod-N Asynchronous counter

whenevel  $a^n = N$  then it is an n-bit Asynchronous Counter  $n = 3 \implies 3$  bit Asynchronous m states m and m then it is not not m-bit Asynchronous counter to realize m and m (where  $a^n > N$ ) using clear terminals refer to the expected state to the chet with m dock pulle whenever the flip flops, which are having the value

whenever the flip flops, which are having the value as 'I' at expected Nth clock pulse are the inputs to the NAND gate and NAND gate output is connected to clear terminals of all flip flops

connected to clear terminals of all flip flaps

|   | A | B | NAND |
|---|---|---|------|
| 1 | 0 | Ō | 1    |
|   | D | 1 | 1    |
|   |   | 0 | 1    |
|   | 1 | 1 | 0    |

$$Q_2$$
 (CLR)

Mod 10

Q<sub>3</sub> Docke

Mod-6 eipple up counter



CLR 4 the active low Atyncheonous CLR = 0 -> enabled CLR - 1

Here, R Value (NAND gate 0/p) is logic'!' it will perform normal clocked operation.

If NAND gete of is logic 'o', cut will perform asynchronous input operation.

i.e all flip flops will be cleared

i.e all flip flops will be cleared

(CLR = 0 ) Asynchemous i/p



An **Asynchronous counter** can have 2n-1 possible counting states e.g. MOD-16 for a 4-bit counter, (0-15) making it ideal for use in Frequency Division applications. But it is also possible to use the basic asynchronous counter configuration to construct special counters with counting states less than their maximum output number. For example, modulo or MOD counters.

This is achieved by forcing the counter to reset itself to zero at a predetermined value producing a type of asynchronous counter that has truncated sequences. Then an n-bit counter that counts up to its maximum modulus (2n) is called a full sequence counter and a n-bit counter whose modulus is less than the maximum possible is called a **truncated counter**.

But why would we want to create an asynchronous truncated counter that is not a MOD-4, MOD-8, or some other modulus that is equal to the power of two. The answer is that we can by using combinational logic to take advantage of the asynchronous inputs on the flip-flop.

If we take the modulo-16 asynchronous counter and modified it with additional logic gates it can be made to give a decade (divide-by-10) counter output for use in standard decimal counting and arithmetic circuits.

Such counters are generally referred to as **Decade Counters**. A decade counter requires resetting to zero when the output count reaches the decimal value of 10, ie. when DCBA = 1010 and to do this we need to feed this condition back to the reset input. A counter with a count sequence from binary "0000" (BCD = "0") through to "1001" (BCD = "9") is generally referred to as a BCD binary-coded-decimal counter because its ten state sequence is that of a BCD code but binary decade counters are more common.

#### Asynchronous Decade Counter



# Mod 13 Aryncheonous up counter



# Mod-10 ripple Counter



This type of asynchronous counter counts upwards on each trailing edge of the input clock signal starting from 0000 until it reaches an output 1001 (decimal 9). Both outputs QA and QD are now equal to logic "1". On the application of the next clock pulse, the output from the 74LS10 NAND gate changes state from logic "1" to a logic "0" level.

As the output of the NAND gate is connected to the CLEAR (CLR) inputs of all the 74LS73 J-K Flip-flops, this signal causes all of the Q outputs to be reset back to binary 0000 on the count of 10. As outputs QA and QD are now both equal to logic "0" as the flip-flop's have just been reset, the output of the NAND gate returns back to a logic level "1" and the counter restarts again from 0000. We now have a decade or Modulo-10 up-counter.

#### Decade Counter Truth Table

| Clock Count | Output bit<br>Pattern                   |    |    |    | Decimal Value |
|-------------|-----------------------------------------|----|----|----|---------------|
|             | QD                                      | QC | QB | QA |               |
| 1           | 0                                       | 0  | 0  | 0  | 0             |
| 2           | 0                                       | 0  | 0  | 1  | 1             |
| 3           | 0                                       | 0  | 1  | 0  | 2             |
| 4           | 0                                       | 0  | 1  | 1  | 3             |
| 5           | 0                                       | 1  | 0  | 0  | 4             |
| 6           | 0                                       | 1  | 0  | 1  | 5             |
| 7           | 0                                       | 1  | 1  | 0  | 6             |
| 8           | 0                                       | 1  | 1  | 1  | 7             |
| 9           | 1                                       | 0  | 0  | 0  | 8             |
| 10          | 1                                       | 0  | 0  | 1  | 9             |
| 11          | Counter Resets its Outputs back to Zero |    |    |    |               |

### Decade Counter Timing Diagram



By using the same idea of truncating counter output sequences, the above circuit could easily be adapted to other counting cycles be simply changing the connections to the inputs of the NAND gate or by using other logic gate combinations.